summaryrefslogtreecommitdiffstats
path: root/target/linux/lantiq/patches/940-spi1.patch
blob: 343db3d58ee202c8ebba73801cd11ec938d3d001 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
From: Daniel Schwierzeck <daniel.schwierzeck@googlemail.com>
Date: Thu, 3 Mar 2011 17:15:58 +0000 (+0100)
Subject: MIPS: lantiq: Add platform data for Lantiq SoC SPI controller driver
X-Git-Url: http://nbd.name/gitweb.cgi?p=lantiq.git;a=commitdiff_plain;h=3d21b04682ae8eb1c1965aba39d1796e8c5ad84b;hp=06b420500fe98e37662837e78d8e51aead8aea81

MIPS: lantiq: Add platform data for Lantiq SoC SPI controller driver

Signed-off-by: Daniel Schwierzeck <daniel.schwierzeck@googlemail.com>
---

--- a/arch/mips/include/asm/mach-lantiq/lantiq_platform.h
+++ b/arch/mips/include/asm/mach-lantiq/lantiq_platform.h
@@ -48,4 +48,13 @@
 
 extern int (*lqpci_plat_dev_init)(struct pci_dev *dev);
 
+
+struct lq_spi_platform_data {
+	u16 num_chipselect;
+};
+
+struct lq_spi_controller_data {
+	unsigned gpio;
+};
+
 #endif
--- a/arch/mips/include/asm/mach-lantiq/xway/xway.h
+++ b/arch/mips/include/asm/mach-lantiq/xway/xway.h
@@ -72,6 +72,7 @@
 #define LQ_PMU_BASE_ADDR	(KSEG1 + 0x1F102000)
 
 #define PMU_DMA				0x0020
+#define PMU_SPI				0x0100
 #define PMU_USB				0x8041
 #define PMU_LED				0x0800
 #define PMU_GPT				0x1000
@@ -105,6 +106,7 @@
 
 /*------------ SSC */
 #define LQ_SSC_BASE_ADDR	(KSEG1 + 0x1e100800)
+#define LQ_SSC_SIZE		0x100
 
 /*------------ MEI */
 #define LQ_MEI_BASE_ADDR	(KSEG1 + 0x1E116000)